## **University of Moratuwa**

## Department of Electronic and Telecommunication Engineering

# **EN3023 - Electronic Design Realization**



## Project report- Imposters

| Name              | Index Number |
|-------------------|--------------|
| C.N. Abeywansa    | 190005E      |
| W.A.D.K. De Silva | 190128Н      |
| M.S.K. Gunasekara | 190202F      |
| G. I. Hewasura    | 190234E      |

## Contents

## **Instruction Set Architecture**

| Main controller                 | 4  |
|---------------------------------|----|
| Instruction passer              | 6  |
| ALU controller                  | 6  |
| Arithmetic and Logic Unit (ALU) | 7  |
| MUXs                            | 9  |
| Register File                   | 11 |
| Instruction Memory              | 11 |
| Test bench                      | 14 |
| Appendix                        | 17 |

#### **Instruction Set Architecture**

The ISA is a RISCV architecture. 38 basic instructions are implemented including the U type and the J type. All instructions are 32 bit fixed length.

#### Instruction set

| 31                    | 27   | 26   | 25   | 24 | 20 | 19 | 15 | 14   | 12     | 11  | 7        | 6  | 0    |        |
|-----------------------|------|------|------|----|----|----|----|------|--------|-----|----------|----|------|--------|
|                       | func | t7   |      | rs | 2  | rs | 1  | fun  | ct3    |     | rd       | op | code | R-type |
|                       | ir   | nm[  | 11:0 | )] |    | rs | 1  | fun  | ct3    |     | rd       | op | code | I-type |
| ir                    | nm[1 | 1:5] |      | rs | 2  | rs | 1  | fun  | ct3    | imr | n[4:0]   | op | code | S-type |
| imı                   | m[12 | 10:5 | 5]   |    | 2  | rs | 1  | fun  | ct3    | imm | [4:1 11] | op | code | B-type |
| imm[31:12]            |      |      |      |    |    | rd | op | code | U-type |     |          |    |      |        |
| imm[20 10:1 11 19:12] |      |      |      |    |    | rd | op | code | J-type |     |          |    |      |        |

R-type

R-type instructions are for register-register operations. R-type instructions specify two source registers (rs1 and rs2) and a destination register (rd). The funct10 field is an additional opcode field.

I-type

I- type instructions are for immediate and load operations. I-type instructions specify one source register (rs1) and a destination register (rd). The second source operand is a sign-extended 12-bit immediate, encoded contiguously in bits 21–10. The funct3 field is a second opcode field.

S-type

S-type instructions are for store operations.

*B-type* 

B-type instructions are for conditional branch operations. The 12-bit immediate is sign-extended, shifted left one bit, then added to the current pc to give the target address.

*U-type* 

U-type instructions are for incrementing the PC register by an immediate value specified by the instruction. A 20'b0 is added concatenated to the end of the immediate and added to the current PC value.

*J-types*.

Absolute jumps (J) and jump and link (JAL) instructions use the J-type format. The 25-bit jump target offset is sign-extended and shifted left one bit to form a byte offset, then added to the pc to form the jump target address. Jumps can therefore target a  $\pm 32$  MB range. JAL stores the address of the instruction following the jump (pc+4) into register x1

| Instruction | Description                |
|-------------|----------------------------|
| ADD         | rd = rs1 + rs2             |
| SUB         | rd = rs1 - rs2             |
| XOR         | rd = rs1 rs2               |
| OR          | $rd = rs1 \mid rs2$        |
| AND         | rd = rs1 & rs2             |
| SLL         | rd = rs1 << rs2            |
| SRL         | $rd = rs1 \gg rs2$         |
| SRA         | $rd = rs1 \gg rs2$         |
| SLT         | rd = (rs1 < rs2)?1:0       |
| SLTU        | rd = (rs1 < rs2)?1:0       |
| ADDI        | rd = rs1 + imm             |
| XORI        | rd = rs1 ^ imm             |
| ORI         | rd = rs1   imm             |
| ANDI        | rd = rs1 & imm             |
| SLLI        | rd = rs1 << imm[0:4]       |
| SRLI        | rd = rs1 >> imm[0:4]       |
| SRAI        | rd = rs1 >> imm[0:4]       |
| STLI        | rd = (rs1 < imm)?1:0       |
| SLTIU       | rd = (rs1 < imm)?1:0       |
| LB          | rd = M[rs1+imm][0:7]       |
| LH          | rd = M[rs1+imm][0:15]      |
| LW          | rd = M[rs1+imm][0:31]      |
| LBU         | rd = M[rs1+imm][0:7]       |
| LHU         | rd = M[rs1+imm][0:15]      |
| SB          | M[rs1+imm][0:7] = rs2[0:7] |

| SH    | M[rs1+imm][0:15] = rs2[0:15] |
|-------|------------------------------|
| SW    | M[rs1+imm][0:31] = rs2[0:31] |
| BEQ   | if(rs1 == rs2) PC += imm     |
| BNE   | if(rs1 != rs2) PC += imm     |
| BLT   | if(rs1 < rs2) PC += imm      |
| BGE   | if(rs1 >= rs2) PC += imm     |
| BLTU  | if(rs1 < rs2) PC += imm      |
| BGEU  | if(rs1 >= rs2) PC += imm     |
| JAL   | rd = PC+4; PC += imm         |
| LUI   | rd = imm << 12               |
| AUIPC | rd = PC + (imm << 12)        |

## Main controller



Main controller gets the opcode of the 32 bit instruction as the input from the Instruction passer and depending on the opcode the controller decides on 10 control signals and provides them to the specified modules through the data path. The 10 control signals are;

- 1. Register write
- 2. Mem- write

- 3. Mem- read
- 4. Branch
- 5. ALU Src
- 6. ALU op (2 bits)
- 7. J-type
- 8. ALU enable
- 9. Mem-to-Register

| Instruction Type | Control signal |
|------------------|----------------|
| R- type          | 1000000000     |
| I-type load      | 1010110000     |
| I-type imm       | 1000101000     |
| s-type           | 0100110001     |
| sb-type          | 0001011000     |
| jal-type         | 10001xx110     |
| lui-type         | 10001xx010     |
| auipc-type       | 00000xx010     |

## **Instruction passer**



The input to the instruction passer is the 32 bit instruction straight from the instruction memory. Depending on the 7 bit Opcode of the instruction the instruction passer decides on the instruction type and outputs the values o the 5 bit read address 1, 5 bit read address 2, 5 bit write address to the register file and a 32 bit immediate value.

#### **ALU controller**



The ALU controller gets the 4 bit instruction[14:12,30] as an input from the instruction passer, and two control signals 1 bit ALUEn and 2 bit ALUop from the maincontroller. Depending on the input bits the controller determines which operation should be performed by the ALU and pass it over to the ALU as the 4 bit ALU control signal 2 bit equal\_comp bit. Another three bit control signal is passed over to the data memory which will decide whether to signed or unsigned versions of read word, half word or byte.

### **Arithmetic and Logic Unit (ALU)**



ALU is designed to perform operations between two 32 bit operands and produce 32 bit outputs. The control signals given as outputs from the ALU controller (4 bits) determines which operation will be performed on the operands. The 2 bit equal\_comp input signal from the ALU controller determines which operation should be performed by the comperator part of the ALU. The table below contains the list of operations.

| Operation | Control signal | Description               |
|-----------|----------------|---------------------------|
| ADD       | 0010           | Add the two operands      |
| SUB       | 0110           | Subtract the two operands |

| OR   | 0011 | Perform OR operation between the two operands                                                                    |
|------|------|------------------------------------------------------------------------------------------------------------------|
| AND  | 0000 | Perform AND operation between the two operands                                                                   |
| SLL  | 0100 | Perform logical left shift on the operand (op1< <op2)< td=""></op2)<>                                            |
| SRL  | 1000 | Perform logical right shift on the operand (op1>>op2)                                                            |
| SLT  | 0101 | Compare the two operands and write 1 to destination register if op1 <op2< td=""></op2<>                          |
| SLTU | 0111 | Compare the unsigned versions of the two operands and write 1 to destination register if op1 <op2< td=""></op2<> |

| Operation | Control signal (equal_comp) | Description                                                                                          |
|-----------|-----------------------------|------------------------------------------------------------------------------------------------------|
| BEQ       | 11                          | Compares the two operands (perform XOR operation) and raise zero flag if the ALU result is 32'b0     |
| BNE       | 01                          | Compares the two operands (perform XOR operation) and raise zero flag if the ALU result is not 32'b0 |
| BLT       | 00                          | Perform subtraction and raise zero flag if the sign of ALU result is 1                               |

| BGE | 10 | Perform subtraction and raise zero flag if the sign of ALU result is |
|-----|----|----------------------------------------------------------------------|
|     |    |                                                                      |

Aside from the ALU result the ALU maintains a zero flag which will be used for branching instructions. The zero flag is set to one when the resultant from the ALU is 32'b0.

The ALU has two inputs to receive the two operands. One input is directly from the register file and the other input is connected to a MUX that allows to give the immediate from the instruction or the read value from the register depending on the control signal (ALUSrc) given to the MUX as the selection input.

#### **AND Gate**



The two inputs to the AND gate are zero flag from the ALU and the branching control signal from the main controller. Depending on the inputs the AND gate decides on whether to branch or not and pass a one bit input to the branching mux.

#### **MUXs**



#### J-Type selection MUX

The MUX gets two 32 bit inputs and a one bit control signal from the main controller as the control signal and outputs a 32 bit output to the write data input to the register file. The control signal choose either the PC-value+4 or the data memory output depending on the instruction type.

| Control signal | MUX out            |
|----------------|--------------------|
| 1              | PC_value+4         |
| 0              | Data memory output |

#### ALU input selection MUX

The MUX gets two inputs, one from the Instruction passer (32 bit immediate value) and another 32 bit input from the register file. Depending on the control signal ALUSrc provided from the maincontroller the MUX chooses either of the inputs and pass it on to the ALU as the second operand.

| Control signal | MUX out            |
|----------------|--------------------|
| 1              | Immediate value    |
| 0              | Register file data |

### **Branching MUX**

The branching MUX gets the 32 bit current PC + 32 bit immediate value passed from the add only ALU and PC+4 value as the two inputs and choose either of them depending on the branching control signal provided as the output from the AND gate.

| Control signal | MUX out                            |
|----------------|------------------------------------|
| 1              | Immediate value + Current PC value |
| 0              | PC value + 4                       |

#### Data memory MUX

The control signal memory to register given from the controller chooses the ALU result or the data read from the data memory and pass it on to the J-Type selection MUX.

| Control signal | MUX out            |
|----------------|--------------------|
| 1              | Data memory output |
| 0              | ALU result         |

### **Register File**



The register file was created with the ability to read two registers and write to one register in one clock cycle. Each register has a width of 32 bits. The register file contains 32 registers (x0 to x31), where x0 is a special read-only register called the Zero register, which always holds the value 0x00000000. Other 31 registers can be written and read as normal. The reg\_write is used as a write enable switch to write the data in the write\_data bus to the register specified by the address in the write\_addr bus. read\_data\_1 and read\_data\_2 always output the data in the registers specified by read\_addr\_1 and read\_addr\_2, respectively. The reset pin sets all the registers to 0x00000000.

### **Instruction Memory**



All the prefetched instructions are stored inside the instruction memory and the relevant address to be fetched will be provided by the program counter output. When the output of the program counter (pc\_out) reaches the instruction memory and gets triggered by the positive edge of the clock the instruction in the relevant address will be sent out from the instruction memory to the instruction passer where all the decoding happens. In the instruction memory we designed we can hold a set of 32 instructions at a time. Since our instruction memory was word addressable, we had to shift the address always by two bits to cancel out the effect of incrementing the pc count by 4.

#### **Data Memory**



Data memory is the place where all the program executable operands are stored. In the data memory we designed we have 64 locations to store the data that comes to the data memory. There are 2 control signals which come to the data memory as mem\_write and mem\_read. And a three-bit signal is coming from the ALU (Arithmetic Logic Unit) control which is named as DATA\_MEM\_IN. The three bits in DATA\_MEM\_IN contains the signed unsigned identifying bit and two bits to distinguish whether the load or store data to be a byte, half word, or a word. If the mem\_read signal is enabled the data will be sent from the data memory as preferred by the DATA\_MEM\_IN signal. If mem\_write is enabled the data comes to the data memory from the register files will get stored in the relevant address (which is calculated by the ALU) by checking whether a byte, half word or a word needs to be stored.

| Operation              | Control Signal (DATA_MEM_IN) |
|------------------------|------------------------------|
| Load Byte              | 001                          |
| Load Halfword          | 010                          |
| Load word              | 011                          |
| Load Byte Unsigned     | 101                          |
|                        |                              |
| Load Halfword Unsigned | 110                          |
| Store Byte             | 001                          |
| Store Halfword         | 010                          |
| Store Word             | 011                          |

## Data path



#### **Test bench**



The test bench was coded with a time scale of 1 ns/ 100 ps. Initially, it resets the clock, and set the reset wire high for 15 ns. This allows to initialize the Program counter to run the first instruction. Then, it uses a timed loop to run the clock at 50 MHz. The following is the code used for the test bench.

```
`timescale 1ns/100ps
module main_tb;
reg clk,reset;
main UUT (clk, reset, ALU_result);
initial
begin
    clk = 0;
    reset = 1;
    #15;reset = 0;
    #400
    $stop;
    //$finish;
end
always begin #10 clk=~clk; end
endmodule
```

### **Appendix**

```
// ------MAIN_CODE-----
```

'timescale 1ns/100ps

module Itype(input clk, input reset, output [6:0]HEX0,output [6:0]HEX1,output [6:0]HEX2,output [6:0]HEX3,output [6:0]HEX4,output [6:0]HEX5,output [6:0]HEX6,output [6:0]HEX7);

```
//PC pc (.clk(clk), .reset(rst))
 wire [31:0] instruction, ScrB, register write data;
        wire [1:0] Alu op;
        wire [3:0] out to alu;
 wire [1:0] equal comp;
       wire [2:0] mem;
        wire RegWrite, MemWrite, MemRead, branch, ALUSrc, jump, ALU En,
mem reg,zero,branch zero;
        wire [4:0] read addr 1;
        wire [4:0] read addr 2;
        wire [4:0] write addr;
        wire [31:0] write data;
        wire [31:0] read data 1;
        wire [31:0] read data 2;
        wire [6:0] Opcode;
        wire [31:0] immidiate;
        wire [3:0] funct;
        wire [31:0] read data;
        wire [31:0] branch out;
        wire [31:0] ALU result;
       // pc
               wire [31:0] pc_in;
               wire [31:0] pc out;
               wire [31:0] pc plus4;
```

```
segment Segment7(
.clk(clk),
.ALU_result(ALU_result),
.HEX0(HEX0),
.HEX1(HEX1),
.HEX2(HEX2),
.HEX3(HEX3),
.HEX4(HEX4),
.HEX5(HEX5),
.HEX6(HEX6),
.HEX7(HEX7)
);
       //wire reg w;
instruction_memory Instruction_memory (
       .read_addr(pc_out),
       .clk(clk),
       .instruction(instruction)
program_counter_module (
       .clk(clk),
       .reset(reset),
       .pc_in(pc_in),
       .pc_out(pc_out)
       );
instruction parser instruction parser(
               .instruction(instruction),
               .rs1(read addr 1),
              .rs2(read addr 2),
               .rd(write addr),
               .opcode(Opcode),
               .imm(immidiate),
               .func(funct)
              );
       // for R type instruction
```

```
register file register file(
  .clk(clk),
  .read addr 1(read addr 1),
  .read addr 2(read addr 2),
  .write addr(write addr),
  .write data(write data),//.....
  .reg write(RegW),
        .read data 1(read data 1),
  .read data 2(read data 2)
        );
alu control ALU control (
       .funct(funct),
       .alu op(Alu op),
       out to alu(out to alu),
       .ALU En(ALU En),
       .equal comp(equal comp),
       .mem(mem)
       );
maincontroller contr(
       .Opcode(Opcode),
       .RegWrite(RegW),
       .MemWrite(MemW),
       .MemRead(MemR),
       .Branch(branch),
       .ALUSrc( ALUSrc),
       .Aluop(Alu op),
       .jump(jump),
       .ALU En(ALU En),
       .mem reg(mem reg)
       );
data memory data memory module(
  .clk(clk),
  .mem read(MemR),
  .mem write(MemW),
  .DATA MEM In(mem),
  .read data(read data),
  .write data(read data 2),
  .addr(ALU result)
  // Add other inputs and outputs here
 );
```

```
alu ALU(
        .ScrA(read data 1),
        .ScrB(ScrB),
        .alu control(out to alu),
        .ALUResult(ALU result),
        .zero(zero),
        .equalComp(equal comp)
       );
mux N bit \#(32) jumper (
               .in0(register write data),
               .in1(pc plus4),
               .mux out(write data),
               .control( jump)
               );
mux N bit \#(32) ALU mux (
               .in0(read data 2),
               .in1(immidiate),
               .mux_out(ScrB),
               .control( ALUSrc)
               ):
mux_N_bit #(32) data_memory_mux (
               .in0(ALU result),
               .in1(read data),
               .mux out(register write data),
               .control(mem reg)
               );
mux N bit #(32) branching mux (
               .in0(pc plus4),
               .in1(branch out),
               .mux out(pc in),
               .control(branch zero)
               );
and gate branching and(
               .branch(branch),
               .zero(zero),
               .branch zero(branch zero)
               );
alu add only program counter 4 (
               in a(pc out),
               in b($signed(32'b0100)),
               //.in b(32'h0004),
               .add out(pc plus4)
               ); // pc + 4
```

```
alu add only pc branching (
              in a(pc out),
              .in b(immidiate),
              .add out(branch out)
              );
endmodule
// -----CONTROLLER-----
module maincontroller (control signal, Opcode, Aluop, RegWrite, MemWrite, MemRead, Branch,
ALUSrc, Alu0, Alu1, jump, ALU En, mem reg);
       input [6:0] Opcode;
       output [1:0] Aluop;//ALUSrc, MemtoReg, RegWrite, MemRead, MemWrite, Branch, jump,
       output reg [9:0] control signal;
       output wire RegWrite, MemWrite, MemRead, Branch, ALUSrc, Alu0, Alu1, jump, ALU En,
mem reg;
       assign {RegWrite, MemWrite, MemRead, Branch, ALUSrc, Alu0, Alu1, jump, ALU En,
mem reg} = control signal;
       assign Aluop={Alu0, Alu1};
       always @(*)
       begin
              case(Opcode)
                      7'b0110011 : control signal <= 10'b1000000000; // R-type
                      7'b0000011 : control signal <= 10'b1010110000; // I-type load
                      7'b0010011 : control signal <= 10'b1000101000; // I-type imm
                      7'b0100011 : control signal <= 10'b0100110001; // s-type
                      7'b1100011 : control signal <= 10'b0001011000; // sb-type
                      7'b1101111 : control signal <= 10'b10001xx110; // jal-type
                      7'b0110111 : control signal <= 10'b10001xx010; // lui-type
                      7'b0010111 : control signal <= 10'b00000xx010; // auipc-type
                      default : control signal <= 10'b0000000010;
              endcase
       end
```

endmodule

21

```
// -----INSTRUCTION PARSER-----
module instruction parser(
 input [31:0] instruction,
 output reg [4:0] rs1,
 output reg [4:0] rs2,
 output reg [4:0] rd,
 output reg [6:0] opcode,
 output reg [31:0] imm,
 output reg [3:0] func
);
 always @(*)
 begin
  opcode = instruction[6:0];// extract opcode
        case(opcode)
                       7'b0110011: // R-type
                               begin
                                               rd = instruction[11:7];
                                               rs1 = instruction[19:15];
                                               rs2 = instruction[24:20];
                                               imm = 32'hx;
                                               func = {instruction[14:12],instruction[30]};
                               end
                       7'b0000011: // I-type load
                               begin
                                              rd = instruction[11:7];
                                              rs1 = instruction[19:15];
                                              rs2 = instruction[24:20];
          imm = $signed(instruction[31:20]);
                                              func = {instruction[14:12],instruction[30]};
                               end
                       7'b0010011: // I-type imm
                               begin
                                              rd = instruction[11:7];
                                              rs1 = instruction[19:15];
                                              rs2 = 5'hx;
                                              imm = $signed(instruction[31:20]);
                                              func = {instruction[14:12],instruction[30]};
```

end

```
7'b0100011: // s-type
                                 begin
                                                 rd = instruction[11:7];
                                                 rs1 = instruction[19:15];
                                                 rs2 = instruction[24:20];
           imm = $signed({instruction[31:25],instruction[11:7]});
                                                 func = {instruction[14:12],instruction[30]};
                                 end
                        7'b1100011: // sb-type
                                 begin
                                                 rd = 5'hx;
                                                 rs1 = instruction[19:15];
                                                 rs2 = instruction[24:20];
           imm = $signed({instruction[31],instruction[7],instruction[30:25],instruction[11:8],1'b0});
                                                 func = {instruction[14:12],instruction[30]};
                                 end
                         7'b1101111 : // jal-type
                                 begin
                                                 rd = instruction[11:7];
                                                 rs1 = 5'hx;
                                                 rs2 = 5'hx;
                                                 imm =
$signed({instruction[20],instruction[10:1],instruction[11],instruction[19:12]});
                                                 func = 4'hx;
                                 end
                         7'b0110111: // lui-type
                                 begin
                                                 rd = instruction[11:7];
                                                 rs1 = 5'hx;
                                                 rs2 = 5'hx;
                                                 imm = $signed(instruction[31:12]);
                                                 func = 4'hx;
```

#### end

```
7'b0010111: // auipc-type
                             begin
                                            rd = instruction[11:7];
                                            rs1 = 5'hx;
                                            rs2 = 5'hx;
                                            imm = $signed(instruction[31:12]);
                                            func = 4'hx;
                             end
              endcase
 end
endmodule
// ------ALU------
`timescale 1ns/100ps
module alu (ScrA, ScrB, alu control, ALUResult, zero, equal Comp);
  input [31:0] ScrA, ScrB;
  input [3:0] alu control;
  output reg [31:0] ALUResult;
       output reg zero;
  input [1:0]equalComp;
  wire equal inequal;
  wire Comparatorenable;
  assign {equal inequal,Comparatorenable} = equalComp;
always @ (*)
begin
  ALUResult='d0;
  zero='b0;
  case(alu control)
  4'b0000: begin//AND
```

```
zero=0;
  ALUResult = ScrA & ScrB;
end
4'b0001: begin//OR
              zero=0;
  ALUResult = ScrA \mid ScrB;
end
4'b0010: begin//ADD
              zero=0;
  ALUResult = ScrA + ScrB;
end
4'b0011: begin//XOR
  ALUResult = ScrA ^ ScrB;
              zero=0;
  if (Comparatorenable=='b1) begin
    if (equal inequal=='b1) begin
       zero=(ALUResult==32'b0);
    end
                            else begin
      zero=(ALUResult!=32'b0);
    end
  end
end
4'b0100:begin//SLL
  ALUResult = ScrA << ScrB;
end
4'b0101:begin//SLT set less than
  ALUResult = ($signed(ScrA) < $signed(ScrB));// less than Correction
  if (Comparatorenable=='b1) begin
    if (equal inequal=='b1) begin
      zero=(ALUResult!=32'b0);
    end else begin
       zero=(ALUResult==32'b0);
    end
  end
end
4'b0110://SUB
  begin
  ALUResult = $signed (ScrA)-$signed(ScrB);
  zero = ($signed(ALUResult)==$signed(1'd0));
  end
4'b0111://SLTU
  begin
    ALUResult=(ScrA<ScrB);
```

```
if (Comparatorenable=='b1) begin
      if (equal_inequal=='b1) begin
        zero=(ALUResult!=32'b0);
      end else begin
        zero=(ALUResult==32'b0);
      end
    end
    end
  4'b1000:begin//SRL
    ALUResult = ScrA >> ScrB;
  end
  4'b1001:begin//SRLA
    ALUResult = $signed(ScrA) >>> ScrB;
  end
  default:begin
    ALUResult= 'b0;
  end
  endcase
end
endmodule
// -----ALU CONTROLLER-----
module alu control (alu op, out to alu, funct, equal comp, mem, ALU En);
       input [1:0] alu op;
       input ALU En;
       input [3:0] funct;
       output [3:0] out to alu;
       output reg [1:0] equal comp;
       output reg [2:0] mem;
       reg [3:0] out_to_alu;
       assign funct3 = \{funct[3:1]\};
       always @ (*)
       begin
              if (ALU En == 'b0)begin
              equal comp= 2'b00;
```

```
mem = 3'b000;
case (alu_op)
2'b00: //Rtype
       begin
               case(funct)
               4'b0000:
                       begin
                               out_to_alu <= 4'b0010;
                       end
               4'b0001:
                       begin
                               out to alu \le 4'b0110;
                       end
               4'b1000:
                       begin
                               out to alu \le 4'b0011;
                       end
               4'b1100:
                       begin
                               out_to_alu <= 4'b0001;
                       end
               4'b1110:
                       begin
                               out to alu <= 4'b0000;
                       end
               4'b0010:
                       begin
                               out_to_alu <= 4'b0100;
                       end
               4'b1010:
                       begin
                               out to alu <= 4'b1000;
                       end
               4'b1011:
                       begin
                               out_to_alu <= 4'b1001;
                       end
               4'b0100:
                       begin
                               out_to_alu <= 4'b0101;
                       end
               4'b0110:
                       begin
                               out to alu <= 4'b0111;
```

```
end
                       endcase
        end
2'b01:
        begin
       case(funct3)
       3'b000:
               begin
                       out to alu <= 4'b0010;
                end
        3'b100:
                begin
                       out_to_alu <= 4'b0011;
               end
        3'b110:
               begin
                       out to alu \le 4'b0001;
               end
        3'b111:
               begin
                       out_to_alu <= 4'b0000;
               end
       3'b001:
               begin
                       out to alu = 4'b0100;
               end
       3'b101:
       begin
               if (\text{funct}[0]==0)
                       out_to_alu <= 4'b1000;
               else
                       out to alu <= 4'b1001;
        end
        endcase
        end
2'b10:
       begin
               case(funct3)
```

3'b000: begin

out to alu <= 4'b0010;

```
mem \le 3'b001;
               end
               3'b001:
               begin
                       out to alu <= 4'b0010;
                       mem \le 3'b010;
               end
               3'b010:
               begin
                       out to alu \le 4'b0010;
                       mem \le 3'b011;
               end
               3'b100:
               begin
                       out_to_alu <= 4'b0010;
                       mem \le 3'b101;
               end
               3'b101:
               begin
                       out_to_alu <= 4'b0010;
                       mem \le 3'b011;
               end
               endcase
       end
2'b11:
       begin
               case(funct3)
               3'b000:
               begin
                       out to alu \le 4'b0011;
                       equal comp \leq 2'b11;
               end
               3'b001:
               begin
                       out_to_alu <= 4'b0011;
                       equal_comp <= 2'b10;
               end
               3'b100:
               begin
                       out to alu <= 4'b0101;
                       equal_comp <= 2'b11;
               end
               3'b101:
```

```
begin
                                out to alu \le 4'b0101;
                                equal comp\leq 2'b10;
                          end
                          3'b110:
                          begin
                                out to alu <= 4'b0111;
                                equal comp \leq 2'b11;
                          end
                          3'b111:
                          begin
                                out to alu <= 4'b0111;
                                equal comp \leq 2'b10;
                          end
                          endcase
                   end
      endcase
      end
      end
endmodule
// ------ALU ADD ONLY------
module alu add only (in a, in b, add out);
      input [31:0] in a, in b;
      output [31:0] add out;
      assign add out=in a+in b;
endmodule
// -----AND GATE-----
module and gate (input branch, zero, output branch zero);
  assign branch zero = branch & zero;
endmodule
// ------INSTRUCTION_MEMORY-----
module data memory (addr, write data, read data, clk, mem read, mem write, DATA MEM In);
 input [31:0] addr;
 input [31:0] write data;
 input clk, mem read, mem write;
```

```
input [2:0] DATA MEM In;
output reg [31:0] read_data;
reg [31:0] dmemory [63:0];
reg [31:0] write data in;
wire [5:0] shifted addr;
wire [2:0] DATA MEM In;
wire [31:0] DATA;
assign shifted addr = addr[5:0];
//assign DATA = dmemory[addr];
always @(posedge clk)
begin
  if (mem\_read == 1'b1)
     begin
       case(DATA MEM In)
       3'b001: begin
        read data = $signed(dmemory[shifted addr][7:0]);
         end
       3'b010:begin
        read data = $signed(dmemory[shifted addr][15:0]);
         end
       3'b011: read data = dmemory[shifted addr];
        3'b101: read data = $unsigned(dmemory[shifted addr][7:0]);
        3'b110: read data= $unsigned(dmemory[shifted addr][15:0]);
       endcase
     end
  else if (mem_write == 1'b1)
     begin
       case(DATA MEM In)
       3'b001: begin
        write data in = $signed(write data[7:0]);
```

```
dmemory[shifted addr] = write data in;
        end
        3'b010:begin
         write data in = $signed(write data[15:0]);
          dmemory[shifted addr] = write data in;
        end
        3'b011:begin
          dmemory[shifted addr] = write data;
        end
        endcase
      end
       end
endmodule
// -----INSTRUCTION MEMORY-----
module instruction memory (read addr, instruction, clk);
       input clk;
       input [31:0] read addr;
       output [31:0] instruction;
       reg [31:0] Imemory [63:0];
       integer k;
       wire [7:0] shifted read addr;
 assign shifted read addr = read addr [7:0] >>> 2;
       assign instruction = Imemory[shifted read addr];
       always @(posedge clk)
       begin
              for (k=16; k<32; k=k+1) begin// here Ou changes k=0 to k=16
                      Imemory[k] = 32'b0;
              end
Imemory [0] = 32'b00000000111100000000000010010011;
Imemory[1] = 32'b0000000011110000000000010010011; //addi x1, x0, 15 - I
Imemory[2] = 32'b0000000010100000000000100010011; //addi x2, x0, 10 - I
Imemory[3] = 32'b0000000000010001000000110110011; //add x3, x2, x1 - R
Imemory [4] = 32'b000000000000100010111001000110011; //and x4, x2, x1 - R
Imemory[5] = 32'b0000000000001000101100010110011; //or x5, x2, x1 - R
```

```
Imemory [6] = 32'b00000000100001101000000100011; //sw x4, 0(x3)
Imemory[8] = 32'b000000000110000001001000000011; //load x0, x4, 3
Imemory[10] = 32'b000000001010000000001100010011; //addi x6, x0, 10 - I
Imemory[11] = 32'b0000000000100011000010001100011; //bne x6, x2, 8
Imemory[12] = 32'b0000000011110000000000010010011; //addi x1, x0, 15 < Skipped
end
endmodule
// -----N BIT MUX-----
module mux N bit (in0, in1, mux out, control);
     parameter N = 32;
     input [N-1:0] in0, in1;
     output [N-1:0] mux out;
     input control;
     assign mux out=control?in1:in0;
endmodule
// -----PROGRAM COUNTER-----
module program counter (clk, reset, pc in, pc out);
     input clk, reset;
     input [31:0] pc in;
     output [31:0] pc out;
     reg [31:0] pc out;
     always @ (posedge clk or posedge reset)
     begin
           if(reset==1'b1)
                pc out \leq =0;
           else
                pc out <= pc in;
     end
endmodule
// -----TEST BENCH-----
`timescale 1ns/100ps
```

```
module Itype_tb;

reg clk,reset;

Itype UUT (clk, reset, ALU_result);

initial
begin

clk = 0;
reset = 1;
#15;reset = 0;
#400
$stop;
//$finish;
end
always begin #10 clk=~clk; end
endmodule
```